Performance and Resource Utilization for Video Frame Buffer Write v3.0

Vivado Design Suite Release 2024.2

Interpreting the results

This page contains maximum frequency and resource utilization data for several configurations of this IP core. The data is separated into a table per device family. In each table, each row describes a test case. The columns are divided into test parameters and results. The test parameters include the part information and the core-specific configuration parameters. Any configuration parameters that are not listed have their default values; any parameters with a blank value are disabled or set automatically by the IP core. Consult the product guide for this IP core for a list of GUI parameter and user parameter mappings.

Data is provided for the following device families:

Versal ACAP

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
SAMPLES_PER_CLOCK
MAX_COLS
MAX_ROWS
MAX_DATA_WIDTH
AXIMM_DATA_WIDTH
HAS_RGBX8
HAS_YUVX8
HAS_YUYV8
HAS_RGBX10
HAS_YUVX10
HAS_Y_UV8
HAS_Y_UV8_420
HAS_RGB8
HAS_YUV8
HAS_Y_UV10
HAS_Y_UV10_420
HAS_Y8
HAS_Y10
HAS_BGRX8
HAS_UYVY8
HAS_BGR8
HAS_RGBX12
HAS_RGB16
HAS_YUVX12
HAS_Y_UV12
HAS_Y_UV12_420
HAS_Y12
HAS_YUV16
HAS_Y_UV16
HAS_Y_UV16_420
HAS_Y16
HAS_Y_U_V8
HAS_Y_U_V8_420
HAS_Y_U_V10
MAX_NR_PLANES
Clock Input Fmax (MHz) LUTs FFs DSPs Ultra RAMs 36k BRAMs 18k BRAMs Speedfile Status
xcvc1902 vsva2197 2MP v_frmbuf_wr_08bit__conf_10 2 10328 7760 8 128 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 3 ap_clk 591 3862 8917 0 0 23 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 2MP v_frmbuf_wr_08bit__conf_13 1 10328 7760 8 64 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 ap_clk 654 1732 2224 0 0 9 0 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 2MP v_frmbuf_wr_08bit__conf_14 2 10328 7760 8 128 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 3 ap_clk 568 3574 6808 0 0 23 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 2MP v_frmbuf_wr_08bit__conf_17 1 10328 7760 8 64 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 2 ap_clk 631 2069 2900 0 0 17 0 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 1LP v_frmbuf_wr_08bit__conf_19 4 10328 7760 8 256 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 3 ap_clk 396 5702 13518 0 0 25 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 2MP v_frmbuf_wr_08bit__conf_20 8 10328 7760 8 512 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 3 ap_clk 552 10163 27469 0 0 29 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 1LP v_frmbuf_wr_08bit__conf_21 1 10328 7760 8 64 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 ap_clk 482 1873 2702 1 0 9 0 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 2MP v_frmbuf_wr_08bit__conf_23 4 10328 7760 8 256 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 0 3 ap_clk 529 8880 20410 1 0 25 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 1LP v_frmbuf_wr_08bit__conf_24 8 10328 7760 8 512 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 3 ap_clk 388 10709 23649 1 0 29 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 1LP v_frmbuf_wr_08bit__conf_25 1 10328 7760 8 64 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 ap_clk 474 1670 2139 0 0 9 0 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 1LP v_frmbuf_wr_08bit__conf_27 4 10328 7760 8 256 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 0 3 ap_clk 381 7665 15977 0 0 25 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 2MP v_frmbuf_wr_08bit__conf_28 8 10328 7760 8 512 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 3 ap_clk 544 9241 25201 0 0 29 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 1LP v_frmbuf_wr_08bit__conf_30 2 10328 7760 8 128 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 1 1 0 3 ap_clk 412 5150 10881 0 0 23 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 1LP v_frmbuf_wr_08bit__conf_32 8 10328 7760 8 512 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 3 ap_clk 419 8645 17183 0 0 29 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 2MP v_frmbuf_wr_08bit__conf_34 2 10328 7760 8 128 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 1 0 3 ap_clk 583 3919 9026 0 0 23 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 2MP v_frmbuf_wr_08bit__conf_35 4 10328 7760 8 256 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 1 0 3 ap_clk 552 5442 14084 0 0 25 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 1LP v_frmbuf_wr_08bit__conf_36 8 10328 7760 8 512 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 1 0 0 3 ap_clk 419 8622 17514 0 0 29 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 1LP v_frmbuf_wr_08bit__conf_37 1 10328 7760 8 64 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 1 ap_clk 482 1896 2517 1 0 9 0 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 1LP v_frmbuf_wr_08bit__conf_38 2 10328 7760 8 128 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 1 0 3 ap_clk 443 4239 9146 1 0 23 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 1LP v_frmbuf_wr_08bit__conf_39 4 10328 7760 8 256 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 1 0 0 3 ap_clk 412 5710 10900 1 0 25 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 2MP v_frmbuf_wr_08bit__conf_40 8 10328 7760 8 512 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 1 ap_clk 591 4661 8016 1 0 15 1 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 1LP v_frmbuf_wr_08bit__conf_42 2 10328 7760 8 128 1 1 1 0 0 1 1 1 1 0 0 1 0 1 1 1 0 0 0 0 0 0 0 0 0 0 1 1 0 3 ap_clk 373 8474 13115 1 0 23 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 2MP v_frmbuf_wr_08bit__conf_43 4 10328 7760 8 256 1 1 1 0 0 1 1 1 1 0 0 1 0 1 1 1 0 0 0 0 0 0 0 0 0 0 1 0 0 3 ap_clk 490 10504 20349 1 0 25 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 2MP v_frmbuf_wr_08bit__conf_44 8 10328 7760 8 512 1 1 1 0 0 1 1 1 1 0 0 1 0 1 1 1 0 0 0 0 0 0 0 0 0 0 1 1 0 3 ap_clk 450 23349 53086 1 0 29 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 2MP v_frmbuf_wr_10bit__conf_46 2 10328 7760 10 128 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 3 ap_clk 591 3664 6839 0 0 23 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 1LP v_frmbuf_wr_10bit__conf_47 4 10328 7760 10 256 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 0 3 ap_clk 365 7277 15463 0 0 25 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 2MP v_frmbuf_wr_10bit__conf_48 8 10328 7760 10 512 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 1 3 ap_clk 506 16614 41628 1 0 29 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 2MP v_frmbuf_wr_10bit__conf_53 1 10328 7760 10 64 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 1 3 ap_clk 521 4467 7156 1 0 25 0 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 1LP v_frmbuf_wr_10bit__conf_54 2 10328 7760 10 128 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 1 3 ap_clk 443 4498 8403 1 0 23 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 1LP v_frmbuf_wr_10bit__conf_55 4 10328 7760 10 256 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 3 ap_clk 435 5266 10589 1 0 25 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 1LP v_frmbuf_wr_10bit__conf_57 1 10328 7760 10 64 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 3 ap_clk 443 3305 5467 0 0 25 0 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 2MP v_frmbuf_wr_10bit__conf_58 2 10328 7760 10 128 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 3 ap_clk 568 4179 9168 0 0 23 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 2MP v_frmbuf_wr_10bit__conf_61 1 10328 7760 10 64 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 1 3 ap_clk 498 4683 7195 2 0 25 0 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 2MP v_frmbuf_wr_10bit__conf_62 2 10328 7760 10 128 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 3 ap_clk 583 4303 7815 2 0 23 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 2MP v_frmbuf_wr_10bit__conf_63 4 10328 7760 10 256 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 3 ap_clk 537 8810 21516 2 0 25 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 2MP v_frmbuf_wr_10bit__conf_65 1 10328 7760 10 64 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 0 3 ap_clk 537 4264 6937 1 0 25 0 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 1LP v_frmbuf_wr_10bit__conf_66 2 10328 7760 10 128 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 1 3 ap_clk 435 4639 8784 1 0 23 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 2MP v_frmbuf_wr_10bit__conf_67 4 10328 7760 10 256 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 1 3 ap_clk 513 10077 23310 1 0 25 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 1LP v_frmbuf_wr_10bit__conf_70 2 10328 7760 10 128 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 3 ap_clk 435 3884 6916 1 0 23 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 2MP v_frmbuf_wr_10bit__conf_71 4 10328 7760 10 256 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 3 ap_clk 560 5253 11053 1 0 25 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 2MP v_frmbuf_wr_10bit__conf_72 8 10328 7760 10 512 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 3 ap_clk 552 9010 25201 0 0 29 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 1LP v_frmbuf_wr_10bit__conf_75 4 10328 7760 10 256 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 3 ap_clk 404 5443 14118 1 0 25 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 2MP v_frmbuf_wr_10bit__conf_76 8 10328 7760 10 512 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 1 3 ap_clk 537 11247 24529 1 0 29 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 1LP v_frmbuf_wr_10bit__conf_77 1 10328 7760 10 64 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 ap_clk 498 1634 2227 0 0 9 0 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 2MP v_frmbuf_wr_10bit__conf_79 4 10328 7760 10 256 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 3 ap_clk 544 5284 14021 0 0 25 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 2MP v_frmbuf_wr_10bit__conf_80 8 10328 7760 10 512 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 3 ap_clk 552 8769 18294 1 0 29 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 2MP v_frmbuf_wr_10bit__conf_81 1 10328 7760 10 64 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 1 1 3 ap_clk 529 4085 6518 1 0 25 0 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 2MP v_frmbuf_wr_10bit__conf_82 2 10328 7760 10 128 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 1 3 ap_clk 537 3614 6893 1 0 23 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 2MP v_frmbuf_wr_10bit__conf_83 4 10328 7760 10 256 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 1 0 0 3 ap_clk 575 5283 10514 0 0 25 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 2MP v_frmbuf_wr_10bit__conf_84 8 10328 7760 10 512 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 1 1 0 3 ap_clk 521 13181 37023 0 0 29 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 2MP v_frmbuf_wr_10bit__conf_85 1 10328 7760 10 64 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 1 0 3 ap_clk 568 3475 5699 1 0 25 0 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 2MP v_frmbuf_wr_10bit__conf_86 2 10328 7760 10 128 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 1 1 0 3 ap_clk 537 5624 11923 1 0 23 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 1LP v_frmbuf_wr_10bit__conf_87 4 10328 7760 10 256 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 1 1 3 ap_clk 404 8855 21391 2 0 25 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 2MP v_frmbuf_wr_10bit__conf_88 8 10328 7760 10 512 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 1 0 3 ap_clk 529 10600 27724 1 0 29 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 1LP v_frmbuf_wr_10bit__conf_90 2 10328 7760 10 128 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 0 0 0 0 0 0 0 0 0 0 1 0 0 3 ap_clk 388 8118 12188 2 0 23 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 2MP v_frmbuf_wr_10bit__conf_91 4 10328 7760 10 256 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 0 0 0 0 0 0 0 0 0 0 1 0 0 3 ap_clk 506 13184 24491 2 0 25 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 1LP v_frmbuf_wr_10bit__conf_92 8 10328 7760 10 512 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 0 0 0 0 0 0 0 0 0 0 0 0 1 3 ap_clk 318 17423 34884 2 0 29 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 2MP v_frmbuf_wr_12bit__conf_5 1 10328 7760 12 64 1 1 1 1 0 0 0 1 1 0 1 1 0 1 1 0 0 0 0 1 1 0 0 0 0 0 0 0 1 3 ap_clk 482 5733 8355 2 0 25 0 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 2MP v_frmbuf_wr_12bit__conf_6 2 10328 7760 12 128 1 0 0 1 0 0 1 1 0 1 0 0 0 0 0 1 1 0 1 0 1 1 0 0 0 0 0 1 0 3 ap_clk 498 10589 18274 2 0 23 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 1LP v_frmbuf_wr_12bit__conf_7 4 10328 7760 12 256 1 0 1 1 1 1 0 1 0 0 0 1 1 1 0 0 1 0 1 0 1 1 0 0 0 0 1 0 1 3 ap_clk 373 17231 29237 2 0 25 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 2MP v_frmbuf_wr_12bit__conf_8 8 10328 7760 12 512 0 1 0 0 0 1 1 1 1 0 0 1 0 1 0 1 1 0 0 0 1 0 0 0 0 0 1 0 1 3 ap_clk 466 28476 53587 2 0 29 3 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 1LP v_frmbuf_wr_16bit__conf_1 1 10328 7760 16 64 0 0 0 1 1 0 1 1 0 1 1 0 1 0 0 1 0 0 0 1 1 0 0 0 0 0 0 1 1 3 ap_clk 381 5910 8698 2 0 25 0 PRODUCTION 2.13 2024-03-28
xcvc1902 vsva2197 2MP v_frmbuf_wr_16bit__conf_2 2 10328 7760 16 128 1 0 0 0 1 0 1 1 0 1 1 1 0 0 1 1 1 0 0 1 1 0 0 1 1 1 0 0 0 2 ap_clk 498 9805 15322 2 0 16 2 PRODUCTION 2.13 2024-03-28

Zynq UltraScale+

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
SAMPLES_PER_CLOCK
MAX_COLS
MAX_ROWS
MAX_DATA_WIDTH
AXIMM_DATA_WIDTH
HAS_RGBX8
HAS_YUVX8
HAS_YUYV8
HAS_RGBX10
HAS_YUVX10
HAS_Y_UV8
HAS_Y_UV8_420
HAS_RGB8
HAS_YUV8
HAS_Y_UV10
HAS_Y_UV10_420
HAS_Y8
HAS_Y10
HAS_BGRX8
HAS_UYVY8
HAS_BGR8
HAS_RGBX12
HAS_RGB16
HAS_YUVX12
HAS_Y_UV12
HAS_Y_UV12_420
HAS_Y12
HAS_YUV16
HAS_Y_UV16
HAS_Y_UV16_420
HAS_Y16
HAS_Y_U_V8
HAS_Y_U_V8_420
HAS_Y_U_V10
MAX_NR_PLANES
Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xczu7ev ffvc1156 2 v_frmbuf_wr_08bit__conf_09 1 10328 7760 8 64 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 3 ap_clk 474 2632 3625 0 19 3 PRODUCTION 1.30 05-15-2022
xczu7ev ffvc1156 2 v_frmbuf_wr_08bit__conf_11 4 10328 7760 8 256 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 3 ap_clk 490 4935 11145 0 25 3 PRODUCTION 1.30 05-15-2022
xczu7ev ffvc1156 2 v_frmbuf_wr_08bit__conf_12 8 10328 7760 8 512 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 0 3 ap_clk 396 10393 24175 0 29 3 PRODUCTION 1.30 05-15-2022
xczu7ev ffvc1156 2 v_frmbuf_wr_08bit__conf_15 4 10328 7760 8 256 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 0 3 ap_clk 404 6401 13513 0 25 3 PRODUCTION 1.30 05-15-2022
xczu7ev ffvc1156 2 v_frmbuf_wr_08bit__conf_16 8 10328 7760 8 512 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 0 3 ap_clk 427 10023 24298 0 29 3 PRODUCTION 1.30 05-15-2022
xczu7ev ffvc1156 2 v_frmbuf_wr_08bit__conf_18 2 10328 7760 8 128 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 0 3 ap_clk 412 4855 7158 0 23 3 PRODUCTION 1.30 05-15-2022
xczu7ev ffvc1156 2 v_frmbuf_wr_08bit__conf_22 2 10328 7760 8 128 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 0 3 ap_clk 458 5011 7740 1 23 3 PRODUCTION 1.30 05-15-2022
xczu7ev ffvc1156 2 v_frmbuf_wr_08bit__conf_26 2 10328 7760 8 128 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 ap_clk 631 1768 2303 0 9 1 PRODUCTION 1.30 05-15-2022
xczu7ev ffvc1156 2 v_frmbuf_wr_08bit__conf_29 1 10328 7760 8 64 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 3 ap_clk 466 2695 3863 0 19 3 PRODUCTION 1.30 05-15-2022
xczu7ev ffvc1156 2 v_frmbuf_wr_08bit__conf_31 4 10328 7760 8 256 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 ap_clk 631 2163 3082 0 11 1 PRODUCTION 1.30 05-15-2022
xczu7ev ffvc1156 2 v_frmbuf_wr_08bit__conf_33 1 10328 7760 8 64 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 1 0 0 3 ap_clk 466 2657 3648 0 19 3 PRODUCTION 1.30 05-15-2022
xczu7ev ffvc1156 2 v_frmbuf_wr_08bit__conf_41 1 10328 7760 8 64 1 1 1 0 0 1 1 1 1 0 0 1 0 1 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 2 ap_clk 490 3379 4241 1 13 2 PRODUCTION 1.30 05-15-2022
xczu7ev ffvc1156 2 v_frmbuf_wr_10bit__conf_45 1 10328 7760 10 64 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 ap_clk 631 1532 1973 0 8 1 PRODUCTION 1.30 05-15-2022
xczu7ev ffvc1156 2 v_frmbuf_wr_10bit__conf_49 1 10328 7760 10 64 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 3 ap_clk 482 2644 3650 0 19 3 PRODUCTION 1.30 05-15-2022
xczu7ev ffvc1156 2 v_frmbuf_wr_10bit__conf_50 2 10328 7760 10 128 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 0 3 ap_clk 419 4696 6876 0 23 3 PRODUCTION 1.30 05-15-2022
xczu7ev ffvc1156 2 v_frmbuf_wr_10bit__conf_51 4 10328 7760 10 256 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 0 3 ap_clk 435 6737 13614 0 25 3 PRODUCTION 1.30 05-15-2022
xczu7ev ffvc1156 2 v_frmbuf_wr_10bit__conf_52 8 10328 7760 10 512 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 3 ap_clk 365 10332 24562 1 29 3 PRODUCTION 1.30 05-15-2022
xczu7ev ffvc1156 2 v_frmbuf_wr_10bit__conf_56 8 10328 7760 10 512 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 3 ap_clk 435 6957 12009 1 29 3 PRODUCTION 1.30 05-15-2022
xczu7ev ffvc1156 2 v_frmbuf_wr_10bit__conf_59 4 10328 7760 10 256 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 2 ap_clk 599 3037 4198 0 18 2 PRODUCTION 1.30 05-15-2022
xczu7ev ffvc1156 2 v_frmbuf_wr_10bit__conf_60 8 10328 7760 10 512 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 3 ap_clk 388 10721 25595 1 29 3 PRODUCTION 1.30 05-15-2022
xczu7ev ffvc1156 2 v_frmbuf_wr_10bit__conf_64 8 10328 7760 10 512 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 0 3 ap_clk 435 12561 26367 1 29 3 PRODUCTION 1.30 05-15-2022
xczu7ev ffvc1156 2 v_frmbuf_wr_10bit__conf_68 8 10328 7760 10 512 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 1 3 ap_clk 396 14972 29160 1 29 3 PRODUCTION 1.30 05-15-2022
xczu7ev ffvc1156 2 v_frmbuf_wr_10bit__conf_69 1 10328 7760 10 64 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 3 ap_clk 474 2680 3678 0 19 3 PRODUCTION 1.30 05-15-2022
xczu7ev ffvc1156 2 v_frmbuf_wr_10bit__conf_73 1 10328 7760 10 64 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 1 3 ap_clk 443 3081 4363 1 19 3 PRODUCTION 1.30 05-15-2022
xczu7ev ffvc1156 2 v_frmbuf_wr_10bit__conf_74 2 10328 7760 10 128 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 3 ap_clk 513 3385 5022 1 23 3 PRODUCTION 1.30 05-15-2022
xczu7ev ffvc1156 2 v_frmbuf_wr_10bit__conf_78 2 10328 7760 10 128 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 1 1 1 3 ap_clk 443 5331 8241 1 23 3 PRODUCTION 1.30 05-15-2022
xczu7ev ffvc1156 2 v_frmbuf_wr_10bit__conf_89 1 10328 7760 10 64 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 0 0 0 0 0 0 0 0 0 0 0 1 1 3 ap_clk 412 5622 7218 2 19 3 PRODUCTION 1.30 05-15-2022
xczu7ev ffvc1156 2 v_frmbuf_wr_16bit__conf_3 4 10328 7760 16 256 0 0 1 1 0 1 0 0 1 1 0 1 1 1 1 0 1 1 0 1 1 1 1 0 0 1 1 1 0 3 ap_clk 318 20321 30903 2 25 3 PRODUCTION 1.30 05-15-2022
xczu7ev ffvc1156 2 v_frmbuf_wr_16bit__conf_4 8 10328 7760 16 512 1 1 1 1 0 1 0 0 1 1 1 1 1 1 1 1 1 1 0 1 1 1 1 0 1 0 1 0 0 3 ap_clk 271 35169 52817 2 29 3 PRODUCTION 1.30 05-15-2022

COPYRIGHT

Copyright 2024 Xilinx, Inc. Xilinx, the Xilinx logo, Alveo, Artix, ISE, Kintex, Spartan, Versal, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. Arm is a registered trademark of Arm Limited in the EU and other countries. All other trademarks are the property of their respective owners.

LEGAL INFORMATION: PLEASE READ

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos.