UDP Offloading Engine IP core is a pure hardware logic solution implemented without CPU. UDP25G-IP is suitable for high performance data tranmission or broadcasting over network. This IP product includes reference design. It helps you to reduce development time and cost.
Device utilization metrics for example implementations of this core. Contact provider for more information.
Family | Device | Speed Grade | Tool Version | HW Validated? | Slice | LUT | BRAM | DSP48 | CMT | GTx | FMAX (Mhz) |
---|---|---|---|---|---|---|---|---|---|---|---|
Kintex-UP Family | XCKU5P | -2 | Vivado 2019.1 | Y | 498 | 2311 | 16 | 0 | 0 | 0 | 350 |
This Data was Current On | Oct 23, 2023 |
Current IP Revision Number | 1.1 |
Date Current Revision was Released | Jun 08, 2021 |
Release Date of First Version | Jun 02, 2021 |
Number of Successful Xilinx Customer Production Projects | 0 |
Can References be Made Available? | Y |
IP Formats Available for Purchase | Netlist |
Source Code Format(s) | VHDL |
High-Level Model Included? | N |
Integration Testbench Provided | N |
Code Coverage Report Provided? | N |
Functional Coverage Report Provided? | N |
UCFs Provided? | N |
Commercial Evaluation Board Available? | Y |
FPGA Used on Board | Kintex UltraScale+ |
Software Drivers Provided? | N |
Driver OS Support | NA |
Code Optimized for Xilinx? | N |
Custom FPGA Optimization Techniques | None |
Synthesis Software Tools Supported/Version | Xilinx XST |
Static Timing Analysis Performed? | N |
AXI Interfaces | AXI4 |
IP-XACT Metadata Included? | N |
Is a Document Verification Plan Available? | Yes, document only plan |
Test Methodology | Directed Testing |
Assertions | N |
Coverage Metrics Collected | None |
Timing Verification Performed? | N |
Timing Verification Report Available | N |
Simulators Supported | Xilinx lSim |
Validated on FPGA | Y |
Hardware Validation Platform Used | KCU116 |
Industry Standard Compliance Testing Passed | N |
Are Test Results Available? | N |